1. Home
  2. Synopsys, Inc Patent Portfolio Statistics

Synopsys, Inc Patent Portfolio Statistics

Synopsys, Inc

Synopsys, Inc`s Profile

This article summarizes the perfomance of the assignee in the recent years. The overall statistics for this portfolio help to analyze the areas where the assignee is performing well. The filing trend, perfomance across the tech centers and the perfomance of the recent applications has been mentioned below. All the stats are calculated based on the perfomance in USPTO.

How does the overall patent portfolio of Synopsys, Inc look like?

Total Applications: 40
Granted Patents: 26
Grant Index 68.42 %
Abandoned/Rejected Applications: 12 (31.58%)
In-Process Applications: 2
Average Grant Time: 4.08 Years
Average Office Actions: 1.77

Which Technology Area Synopsys, Inc is filing most patents in? (Last 10 years)

Art Unit Definition Total Applications
2165 Data Bases & File Management 5
2197 Interprocess Communication & Software Development 5
2121 AI & Simulation/Modeling 3
2129 AI & Simulation/Modeling 3
2191 Interprocess Communication and Software Development 3

How many patents are Synopsys, Inc filing every year?

Year Total Applications
2022 0*
2021 0*
2020 0
2019 0
2018 0

*The drop in the number of applications filed in last two years compared to previous years is because applications can take up to 18 months to get published

Recently filed patent applications of Synopsys, Inc in USPTO?

Publication number:

Abstract:
None

Publication date:
Applicant: Synopsys, Inc
Inventors: Emil Gizdarski


Publication number:

Abstract:
None

Publication date:
Applicant: Synopsys, Inc
Inventors: Jiayong Le


Publication number: US20210374313A1

Abstract:
This disclosure describes a method for finding equivalent classes of hard defects in a stacked MOSFET array. The method includes identifying the stacked MOSFET array in a circuit netlist. The stacked MOSFET array includes standard MOSFETs sharing gate and bulk terminals. The method further includes determining electrical defects for the standard MOSFETs, grouping the electrical defects into at least one intermediate equivalent defect class based on a topological equivalence of the electrical defects, grouping the electrical defects in the at least one intermediate equivalent defect class into at least one final equivalent defect class based on an electrical equivalence of the electrical defects, performing a defect simulation on an electrical defect in the at least one final equivalent defect class, and attributing a result of the defect simulation on the electrical defect to additional electrical defects in the final equivalent defect class.

Publication date: 2021-12-02
Applicant: Synopsys, Inc
Inventors: Shan Yuan


How are Synopsys, Inc’s applications performing in USPTO?

Application Number Title Status Art Unit Examiner
17438521 Single-Pass Diagnosis For Multiple Chain Defects
17433595 Method To Compute Timing Yield And Yield Bottleneck Using Correlated Sample Generation And Efficient Statistical Simulation
17400360 Finding Equivalent Classes Of Hard Defects In Stacked Mosfet Arrays Docketed New Case – Ready for Examination OPAP Central, Docket
17383869 Memory Efficient Scalable Distributed Static Timing Analysis Using Structure Based Self-Aligned Parallel Partitioning OPAP Central, Docket
17377080 Sequential Delay Enabler Timer Circuit For Low Voltage Operation For Srams OPAP Central, Docket